AAAAAA

   
Results: 1-2 |
Results: 2

Authors: Takahashi, O Dhong, SH Ohkubo, M Onishi, S Dennard, RH Hannon, R Crowder, S Iyer, SS Wordeman, MR Davari, B Weinberger, WB Aoki, N
Citation: O. Takahashi et al., 1-GHz fully pipelined 3.7-ns address access time 8 k x 1024 embedded synchronous DRAM macro, IEEE J SOLI, 35(11), 2000, pp. 1673-1679

Authors: Allen, DH Dhong, SH Hofstee, HP Leenstra, J Nowka, KJ Stasiak, DL Wendel, DF
Citation: Dh. Allen et al., Custom circuit design as a driver of microprocessor performance, IBM J RES, 44(6), 2000, pp. 799-822
Risultati: 1-2 |