A 4.1-NS COMPACT 54X54-B MULTIPLIER UTILIZING SIGN-SELECT BOOTH ENCODERS

Citation
G. Goto et al., A 4.1-NS COMPACT 54X54-B MULTIPLIER UTILIZING SIGN-SELECT BOOTH ENCODERS, IEEE journal of solid-state circuits, 32(11), 1997, pp. 1676-1682
Citations number
14
Categorie Soggetti
Engineering, Eletrical & Electronic
ISSN journal
00189200
Volume
32
Issue
11
Year of publication
1997
Pages
1676 - 1682
Database
ISI
SICI code
0018-9200(1997)32:11<1676:A4C5MU>2.0.ZU;2-Z
Abstract
A 54 x 54-b multiplier with only 60 K transistors has been fabricated by 0.25-mu m CMOS technology, To reduce the total transistor count, we have developed two new approaches: sign-select Booth encoding and 48- transistor 4-2 compressor circuits both implemented with pass transist or logic, The sign-select Booth algorithm simplifies the Booth selecto r circuit and enables us to reduce the transistor count by 45% as comp ared with that of the conventional one, The new compressor reduces the count by 20% without speed degradation. By using these new circuits, the total transistor count of the multiplier is reduced by 24%, The ac tive size of the 54 x 54-b multiplier is 1.04 x 1.27 mm and the multip lication time is 4.1 ns at a 2.5-V power supply.