Jh. Yoo et al., A 32-BANK 1 GB SELF-STROBING SYNCHRONOUS DRAM WITH 1 GBYTE S BANDWIDTH/, IEEE journal of solid-state circuits, 31(11), 1996, pp. 1635-1644
This paper describes a 32-bank 1 Gb DRAM achieving 1 Gbyte/s (500 Mb/s
/DQ pin) data bandwidth and the access time from RAS of 31 ns at V-cc
= 2.0 V and 25 degrees C, The chip employs 1) a merged multibank archi
tecture to minimize die area; 2) an extended small swing read operatio
n and a single I/O line driving write scheme to reduce power consumpti
on; 3) a self-strobing I/O schemes to achieve high bandwidth with low
power dissipation; and 4) a block redundancy scheme with increased fle
xibility, The nonstitched chip with an area of 652 mm(2) has been fabr
icated using 0.16 mu m four-poly, four-metal CMOS process technology.