Sm. Kershaw et al., REALIZATION AND IMPLEMENTATION OF A SIGMA-DELTA BITSTREAM FIR FILTER, IEE proceedings. Circuits, devices and systems, 143(5), 1996, pp. 267-273
Sigma-delta signal processing or SDSP has been proposed as a method fo
r reducing system costs by eliminating the decoding of a Sigma Delta b
itstream prior to processing. The design problems inherent in this are
examined, and the tradeoff to the more conventional approach through
the study of a bitstream FIR filter is analysed. It is found that the
system imposes particular constraints on the design of the digital Sig
ma Delta modulator used to remodulate the FIR filter output. Also, the
system cost of the SDSP FIR filter is less than that for the decoded
PCM filter below a certain number of taps, currently estimated as at l
east 80. The design of a VLSI demonstrator that implements 16 FIR taps
and remodulator, has 16-bit dynamic range and is cascadable for highe
r filter orders is also presented.