Sa. Kuhn et al., PERFORMANCE MODELING OF THE INTERCONNECT STRUCTURE OF A 3-DIMENSIONALINTEGRATED RISC PROCESSOR CACHE SYSTEM/, IEEE transactions on components, packaging, and manufacturing technology. Part B, Advanced packaging, 19(4), 1996, pp. 719-727
In order to investigate the performance potential of three-dimensional
integrated circuits (3-D IC's) for high performance computer systems
a comparative study of the interconnect structure of a RISC processor/
cache system is presented, The wiring structure, wiring dimensions and
line drivers are optimized for 3-D system alternatives. The realizati
ons are compared to a conventional printed circuit board (PCB) and a t
ypical multichip module (MCM) implementation of the system with respec
t to cache access time and power dissipation, The impact of electrical
parameters of interconnection lines as well as associated package par
asitics on second level cache read access is investigated, Case studie
s show reductions of effective switching capacitances of more than an
order of magnitude and reductions of second level cache access time of
over 30% for optimized 3-D systems compared to conventional PCB reali
zations.