A MULTIPLEXER-BASED ARCHITECTURE FOR HIGH-DENSITY, LOW-POWER GATE ARRAYS

Citation
Rj. Landers et al., A MULTIPLEXER-BASED ARCHITECTURE FOR HIGH-DENSITY, LOW-POWER GATE ARRAYS, IEICE transactions on electronics, E78C(6), 1995, pp. 640-644
Citations number
NO
Categorie Soggetti
Engineering, Eletrical & Electronic
ISSN journal
09168524
Volume
E78C
Issue
6
Year of publication
1995
Pages
640 - 644
Database
ISI
SICI code
0916-8524(1995)E78C:6<640:AMAFHL>2.0.ZU;2-F
Abstract
This paper presents a novel architecture that provides higher density and Lower power dissipation than conventional basecells. The layout of transistors in this small basecell allows the efficient construction of multiplexers with minimal use of programmable layers, The multiplex er can be used to create any 2 input and some 3 input functions in one basecell, Internal fanout, rather than typical output load, defines t he size of driver and multiplexer transistors, which can be independen tly tailored for the desired speed/area/power target, This basecell, w hich is well suited for implementing datapath elements, has been used to create a 16 x 16-b multiplier operating at 50 MHz in 314 500 mu m(2 ) in 0.6 mu m technology.