DESIGN-FOR-TEST (DFT) STUDY ON A CURRENT-MODE DAC

Citation
T. Olbrich et al., DESIGN-FOR-TEST (DFT) STUDY ON A CURRENT-MODE DAC, IEE proceedings. Circuits, devices and systems, 143(6), 1996, pp. 374-379
Citations number
18
Categorie Soggetti
Engineering, Eletrical & Electronic
ISSN journal
13502409
Volume
143
Issue
6
Year of publication
1996
Pages
374 - 379
Database
ISI
SICI code
1350-2409(1996)143:6<374:D(SOAC>2.0.ZU;2-D
Abstract
The integration of design-for-test (Dft) features into complex integra ted circuits (ICs) to support exhaustive, fast, and therefore economic testing is becoming crucial to the manufacturing process. The authors investigate the effectiveness of two different test strategies for a current-mode digital-to-analogue converter (DAC) and DfT methods for o ptimising the design at the transistor level. The first approach is a standard functional test; the second, a novel parametric test strategy with on-chip support. Both strategies are supplemented by an I-ssq sc reen for the digital components. The evaluation process used to compar e the effectiveness of these two test strategies shows that both appro aches result in similar fault coverage figures and a number of simple circuit level design changes can enhance the fault coverage and reduce the size of the test set.