A 120-MHZ BICMOS SUPERSCALAR RISC PROCESSOR

Citation
S. Tanaka et al., A 120-MHZ BICMOS SUPERSCALAR RISC PROCESSOR, IEICE transactions on electronics, E77C(5), 1994, pp. 719-726
Citations number
NO
Categorie Soggetti
Engineering, Eletrical & Electronic
ISSN journal
09168524
Volume
E77C
Issue
5
Year of publication
1994
Pages
719 - 726
Database
ISI
SICI code
0916-8524(1994)E77C:5<719:A1BSRP>2.0.ZU;2-M
Abstract
A superscalar RISC processor contains 2.8 million transistors in a die size of 16.2 mm x 16.5 mm, and utilizes 3.3 V/0.5 pm BiCMOS technolog y. In order to take advantage of superscalar performance without incur ring penalties from a slower clock or a longer pipeline, a tag bit is implemented in the instruction cache to indicate dependency between tw o instructions. A performance gain of up to 37% is obtained with only a 3.5% area overhead from our superscalar design.