A STEREO MULTIBIT SIGMA-DELTA DAC WITH ASYNCHRONOUS MASTER-CLOCK INTERFACE

Citation
T. Kwan et al., A STEREO MULTIBIT SIGMA-DELTA DAC WITH ASYNCHRONOUS MASTER-CLOCK INTERFACE, IEEE journal of solid-state circuits, 31(12), 1996, pp. 1881-1887
Citations number
15
Categorie Soggetti
Engineering, Eletrical & Electronic
ISSN journal
00189200
Volume
31
Issue
12
Year of publication
1996
Pages
1881 - 1887
Database
ISI
SICI code
0018-9200(1996)31:12<1881:ASMSDW>2.0.ZU;2-#
Abstract
A two-channel multibit Ca audio digital-to-analog-converter (DAC) with on-chip digital phase-locked loop and sample-rate converter is descri bed, The circuit requires no oversampled synchronous clocks to operate and rejects input sample clock jitter above 16 Hz at 6 dB/octave. A s econd-order modulator with a multibit quantizer, switched-capacitor (S C) DAC, and single-ended second-order SC filter provides a measured ou t-of-band noise of -63 dBr with less than 0.1 degrees phase nonlineari ty. Measured S/(THD + N) of the DAC channel including a 0-63 dB, 1 dB/ step attenuator is greater than 90 dB unweighted. The circuit is imple mented in 0.6-mu m DPDM CMOS, dissipating 220 mW at 5 V. Die size is 3 mm x 4 mm.