Low power double edge-triggered flip-flop using one latch

Citation
Agm. Strollo et al., Low power double edge-triggered flip-flop using one latch, ELECTR LETT, 35(3), 1999, pp. 187-188
Citations number
5
Categorie Soggetti
Eletrical & Eletronics Engineeing
Journal title
ELECTRONICS LETTERS
ISSN journal
00135194 → ACNP
Volume
35
Issue
3
Year of publication
1999
Pages
187 - 188
Database
ISI
SICI code
0013-5194(19990204)35:3<187:LPDEFU>2.0.ZU;2-S
Abstract
A low power double edge-triggered (DET) flip-flop using a single latch is p resented. In the proposed circuit, data are sampled into the latch juring a short transparency period for each edge of the clock signal. The proposed flip-flop requires small silicon area and has lower power dissipation with respect to previously reported DET flip-flops.