A low power double edge-triggered (DET) flip-flop using a single latch is p
resented. In the proposed circuit, data are sampled into the latch juring a
short transparency period for each edge of the clock signal. The proposed
flip-flop requires small silicon area and has lower power dissipation with
respect to previously reported DET flip-flops.