A CHARGE-TRAPPING-BASED TECHNIQUE TO DESIGN LOW-VOLTAGE BICMOS LOGIC-CIRCUITS

Authors
Citation
Yk. Seng et Ss. Rofail, A CHARGE-TRAPPING-BASED TECHNIQUE TO DESIGN LOW-VOLTAGE BICMOS LOGIC-CIRCUITS, IEEE journal of solid-state circuits, 33(1), 1998, pp. 164-168
Citations number
14
Categorie Soggetti
Engineering, Eletrical & Electronic
ISSN journal
00189200
Volume
33
Issue
1
Year of publication
1998
Pages
164 - 168
Database
ISI
SICI code
0018-9200(1998)33:1<164:ACTTDL>2.0.ZU;2-9
Abstract
New BiCMOS logic circuits employing a charge trapping technique are pr esented. The circuits include an XOR gate and an adder, Submicrometer technologies are used in the simulation and the circuits' performances are comparatively evaluated with the CMOS and that of the recently re ported circuits. The proposed circuits were fabricated using a standar d 0.8-mu m BiCMOS process, The experimental results obtained from the fabricated chip have verified the functionality of the proposed logic gates.