Yk. Seng et Ss. Rofail, A CHARGE-TRAPPING-BASED TECHNIQUE TO DESIGN LOW-VOLTAGE BICMOS LOGIC-CIRCUITS, IEEE journal of solid-state circuits, 33(1), 1998, pp. 164-168
New BiCMOS logic circuits employing a charge trapping technique are pr
esented. The circuits include an XOR gate and an adder, Submicrometer
technologies are used in the simulation and the circuits' performances
are comparatively evaluated with the CMOS and that of the recently re
ported circuits. The proposed circuits were fabricated using a standar
d 0.8-mu m BiCMOS process, The experimental results obtained from the
fabricated chip have verified the functionality of the proposed logic
gates.