VERTICAL SI P-MOS TRANSISTOR SELECTIVELY GROWN BY LOW-PRESSURE CHEMICAL-VAPOR-DEPOSITION

Citation
R. Loo et al., VERTICAL SI P-MOS TRANSISTOR SELECTIVELY GROWN BY LOW-PRESSURE CHEMICAL-VAPOR-DEPOSITION, Thin solid films, 294(1-2), 1997, pp. 267-270
Citations number
8
Categorie Soggetti
Physics, Applied","Material Science","Physics, Condensed Matter
Journal title
ISSN journal
00406090
Volume
294
Issue
1-2
Year of publication
1997
Pages
267 - 270
Database
ISI
SICI code
0040-6090(1997)294:1-2<267:VSPTSG>2.0.ZU;2-1
Abstract
Low pressure chemical vapour deposition was used to define the channel length of vertical Si p-MOS transistors. Comparing to a conventional lateral transistor, the vertical structure is expected to enhance the packing density. The growth technique permits an easy reduction of the channel length without complex technological preparation steps. Besid es, it allows a selective deposition in which facet growth occurs, whi ch in turn leads to a thinner channel length compared to the distance between the two pn-junctions in the volume area. Therefore, the facet growth leads to a shift of the punch-through effect to higher voltages . Device characteristics of a non-optimized transistor geometry, on wh ich the gate oxide is prepared after the epitaxial growth, with a chan nel length of approximately 250 nm and a gate oxide thickness of 12 nm , show a transconductance of 70 mS mm(-1), an ideal sub-threshold beha viour of 100 mV dec(-1) an off-current below 10(-12) A mu m(-2) and a breakthrough voltage \V-D\>4 V. Devices with a preparation of the gate oxide before epitaxial growth have also been studied. These devices s how a transconductance of 25 mS mm(-1) for a gate oxide thickness of 4 0 nm.