A CONTROLLER REDESIGN TECHNIQUE TO ENHANCE TESTABILITY OF CONTROLLER DATA-PATH CIRCUITS

Citation
S. Dey et al., A CONTROLLER REDESIGN TECHNIQUE TO ENHANCE TESTABILITY OF CONTROLLER DATA-PATH CIRCUITS, IEEE transactions on computer-aided design of integrated circuits and systems, 17(2), 1998, pp. 157-168
Citations number
30
Categorie Soggetti
Computer Science Hardware & Architecture","Computer Science Interdisciplinary Applications","Computer Science Hardware & Architecture","Computer Science Interdisciplinary Applications","Engineering, Eletrical & Electronic
ISSN journal
02780070
Volume
17
Issue
2
Year of publication
1998
Pages
157 - 168
Database
ISI
SICI code
0278-0070(1998)17:2<157:ACRTTE>2.0.ZU;2-D
Abstract
We study the effect of the controller on the testability of sequential circuits composed of controllers and data paths. We show that even wh en all the loops of the circuit have been broken by using scan flip-fl ops (FF's) and the control and data path parts are individually 100% t estable, the composite circuit may not be easily testable by gate-leve l sequential automatic test pattern generation (ATPG). Analysis shows that a primary problem in test pattern generation of combined controll er-data path circuits is the correlation of control signals due to imp lications imposed by the controller specification. A design-for-testab ility (DFT) technique is developed to redesign the controller such tha t the implications which may produce conflicts during test pattern gen eration are eliminated. The DFT technique involves adding extra contro l vectors to the controller. Experimental results show the ability of the controller DFT technique to produce highly testable controller-dat a path circuits, with nominal hardware overhead.