S. Dey et al., A CONTROLLER REDESIGN TECHNIQUE TO ENHANCE TESTABILITY OF CONTROLLER DATA-PATH CIRCUITS, IEEE transactions on computer-aided design of integrated circuits and systems, 17(2), 1998, pp. 157-168
We study the effect of the controller on the testability of sequential
circuits composed of controllers and data paths. We show that even wh
en all the loops of the circuit have been broken by using scan flip-fl
ops (FF's) and the control and data path parts are individually 100% t
estable, the composite circuit may not be easily testable by gate-leve
l sequential automatic test pattern generation (ATPG). Analysis shows
that a primary problem in test pattern generation of combined controll
er-data path circuits is the correlation of control signals due to imp
lications imposed by the controller specification. A design-for-testab
ility (DFT) technique is developed to redesign the controller such tha
t the implications which may produce conflicts during test pattern gen
eration are eliminated. The DFT technique involves adding extra contro
l vectors to the controller. Experimental results show the ability of
the controller DFT technique to produce highly testable controller-dat
a path circuits, with nominal hardware overhead.