Practical techniques for accuracy and speed enhancement in switched-current
(ST) comparators are presented. Both techniques require minimum added comp
lexity and, more importantly, possess no performance penalty for the compar
ator in terms of noise and power. Extensive simulations indicate an enhance
d SI comparator with an improvement in resolution of > 2.5bit/s and a speed
increase of a factor of 1.35 over those of the basic SI comparator. This m
akes it feasible for the implemention of an SI comparator with > 8.5bit res
olution at an operating speed of > 270MHz for a power consumption of < 1.7m
W.