Zero-voltage switching for three-level capacitor clamping inverter

Authors
Citation
Xm. Yuan et I. Barbi, Zero-voltage switching for three-level capacitor clamping inverter, IEEE POW E, 14(4), 1999, pp. 771-781
Citations number
20
Categorie Soggetti
Eletrical & Eletronics Engineeing
Journal title
IEEE TRANSACTIONS ON POWER ELECTRONICS
ISSN journal
08858993 → ACNP
Volume
14
Issue
4
Year of publication
1999
Pages
771 - 781
Database
ISI
SICI code
0885-8993(199907)14:4<771:ZSFTCC>2.0.ZU;2-5
Abstract
A zero-voltage switching (ZVS) scheme for a three-level capacitor clamping inverter based on the true pulsewidth modulation (PWM) pole is proposed in this paper. With this scheme, the main switches work with ZVS through the a ssistance of a small rating zero-current switching (ZCS) lossless auxiliary circuitry without imposing any voltage/current spikes on the main devices or any extra control complexities. Consequently, a three-level capacitor cl amping inverter system can operate at a promoted switching frequency and be comes more eligible to be considered for high-power advanced applications, for example, in high-speed drives or power active filter areas. In this pap er, the main circuit operation issues as regards the clamping voltage stabi lity, clamping capacitor stress, and output voltage spectrum are shortly re viewed first, after which the commutation principle, auxiliary circuitry st ress analysis, and auxiliary circuitry designing methodology are presented in details. Experimental results from a 700-V supply 3-kW half-bridge three -level capacitor clamping inverter are demonstrated which conform well to t he proposal.