Modified asynchronous wave-pipelining

Authors
Citation
C. Park et Dj. Chung, Modified asynchronous wave-pipelining, ELECTR LETT, 36(4), 2000, pp. 295-297
Citations number
5
Categorie Soggetti
Eletrical & Eletronics Engineeing
Journal title
ELECTRONICS LETTERS
ISSN journal
00135194 → ACNP
Volume
36
Issue
4
Year of publication
2000
Pages
295 - 297
Database
ISI
SICI code
0013-5194(20000217)36:4<295:MAW>2.0.ZU;2-W
Abstract
A modified asynchronous wave-pipelining design method for optimising circui t performance is presented. Using this method, the number of latches in the circuit can be decreased compared with the asynchronous wave-pipelined cir cuit that uses latches at every gate level. As a result, the latency of the circuit can be reduced drastically and the number of delay elements used i n the wave-pipelined circuit can be decreased. To Verify the proposed metho d, the authors have designed an 8 x 8 multiplier and performed simulations using HSPICE. The latency of the multiplier decreased by 40% when compared with the asynchronous wave-pipelined circuit and a delay latch replaced two delay elements that were used in the wave-pipelined circuit. The designed multiplier works well at 1GHz.