Topography simulation for the virtual wafer fab

Citation
Ts. Cale et al., Topography simulation for the virtual wafer fab, THIN SOL FI, 365(2), 2000, pp. 152-175
Citations number
132
Categorie Soggetti
Apllied Physucs/Condensed Matter/Materiales Science","Material Science & Engineering
Journal title
THIN SOLID FILMS
ISSN journal
00406090 → ACNP
Volume
365
Issue
2
Year of publication
2000
Pages
152 - 175
Database
ISI
SICI code
0040-6090(20000417)365:2<152:TSFTVW>2.0.ZU;2-2
Abstract
We introduce modeling and simulation of topography evolution during process es used in the fabrication of integrated circuits. After an overview, the p resentation is divided into three major sections. In the first section, we consider thermal processes. The first process considered in this section is the chemical vapor deposition (CVD) of SiO2 from TEOS (tetraethoxysilane). We discuss the use of film profile information to help decide between, and to help refine, kinetic models. The second example deals with thin film fl ow of doped glasses for planarization applications, and demonstrates model calibration. The second major section demonstrates the state of topography simulation for plasma processes. We demonstrate the use of physically motiv ated models that require calibration using experimental data for a given se t of operating conditions. We first consider the plasma-enhanced chemical v apor deposition (PECVD) of silicon dioxide from TEOS and oxygen mixtures (P ETEOS). We then consider ionized physical vapor deposition (IPVD) of copper , incorporating results of new calculations on the interactions of gas phas e-species with the surface. As the last example in this section, we discuss a reactive ion etch (RTE) model. The last major section presents four appl ications. First, programmed rate CVD is discussed in some detail, in order to demonstrate how feature scale modeling can be used in process developmen t. Next, the RIE model is used to demonstrate aspect ratio-dependent etchin g, and to show how simulations can be used to develop engineering relations hips. The third example shows how topography simulations can be used to aid process integration studies, and involves PETEOS, etching and reflow simul ations. The fnal example uses the model for PETEOS to demonstrate the roles of '3d/2d' and '3d/3d' (transport dimensionality/surface dimensionality) t opography simulators in 'virtual wafer fabs'. (C) 2000 Elsevier Science S.A . All rights reserved.