Dynamic body charge modulation for sense amplifiers in partially depleted SOI technology

Citation
Jb. Kuang et al., Dynamic body charge modulation for sense amplifiers in partially depleted SOI technology, IEEE J SOLI, 36(4), 2001, pp. 597-604
Citations number
17
Categorie Soggetti
Eletrical & Eletronics Engineeing
Journal title
IEEE JOURNAL OF SOLID-STATE CIRCUITS
ISSN journal
00189200 → ACNP
Volume
36
Issue
4
Year of publication
2001
Pages
597 - 604
Database
ISI
SICI code
0018-9200(200104)36:4<597:DBCMFS>2.0.ZU;2-9
Abstract
We present a dynamic body charge modulation technique to improve the matchi ng of CMOS device threshold voltage (V-t) characteristics in the partially depleted silicon-on-insulator (SOI) technology. For a latch-type sense ampl ifier in the SRAM complementary bitline structure, a pair of charging FETs are employed to bring the bodies of cross-coupled sensing devices to the vo ltage rail. In doing so, operating history-dependent body potential mismatc hes are eliminated for every access cycle. Body-contacted FETs are returned to their floating body states when the charging action is completed. This technique achieves repeatable low-V-t and high-performance operation simult aneously, The pulse signal controlling body charging is not constrained by a stringent timing requirement. Therefore, its effectiveness is insensitive to the body contact quality of sensing FETs, This technique demonstrates a significant leverage for high-performance RAM circuits. It also offers the advantages of speed and noise immunity in the low-voltage low-power operat ing regime.