A clock distribution network for microprocessors

Citation
Pj. Restle et al., A clock distribution network for microprocessors, IEEE J SOLI, 36(5), 2001, pp. 792-799
Citations number
11
Categorie Soggetti
Eletrical & Eletronics Engineeing
Journal title
IEEE JOURNAL OF SOLID-STATE CIRCUITS
ISSN journal
00189200 → ACNP
Volume
36
Issue
5
Year of publication
2001
Pages
792 - 799
Database
ISI
SICI code
0018-9200(200105)36:5<792:ACDNFM>2.0.ZU;2-M
Abstract
A global clock distribution strategy used on several microprocessor chips i s described, The clock network consists of buffered tunable trees or treeli ke networks, with the final level of trees all driving a single common grid covering most of the chip. This topology combines advantages of both trees and grids. A new tuning method was required to efficiently tune such a lar ge strongly connected interconnect network consisting of up to 6 m of wire and modeled with 50000 resistors, capacitors, and inductors, Variations are described to handle different floor-planning styles. Global clock skew as low as 22 ps on large microprocessor chips has been measured.