A global clock distribution strategy used on several microprocessor chips i
s described, The clock network consists of buffered tunable trees or treeli
ke networks, with the final level of trees all driving a single common grid
covering most of the chip. This topology combines advantages of both trees
and grids. A new tuning method was required to efficiently tune such a lar
ge strongly connected interconnect network consisting of up to 6 m of wire
and modeled with 50000 resistors, capacitors, and inductors, Variations are
described to handle different floor-planning styles. Global clock skew as
low as 22 ps on large microprocessor chips has been measured.