Split-level precharge differential logic: A new type of high-speed charge-recycling differential logic

Citation
J. Lee et al., Split-level precharge differential logic: A new type of high-speed charge-recycling differential logic, IEEE J SOLI, 36(8), 2001, pp. 1276-1280
Citations number
5
Categorie Soggetti
Eletrical & Eletronics Engineeing
Journal title
IEEE JOURNAL OF SOLID-STATE CIRCUITS
ISSN journal
00189200 → ACNP
Volume
36
Issue
8
Year of publication
2001
Pages
1276 - 1280
Database
ISI
SICI code
0018-9200(200108)36:8<1276:SPDLAN>2.0.ZU;2-K
Abstract
In this paper, anew charge-recycling differential logic named split-level p recharge differential logic (SPDL) is presented. It employs a new push-pull type output driver which is simple and separated from the NMOS logic tree. Therefore, it can improve energy efficiency, driving capability, and relia bility compared with the previous differential logic structures which use c ross-coupled inverters as the output driver. To verify the reliability and the applicability of the proposed SPDL in VLSI systems, an 8-bit full adder is fabricated in a 0.6-mum CMOS technology. Experimental results show that the performance of the SPDL is about two times as good as that of the prev ious half-rail differential logic (HRDL) in terms of power-delay product. M oreover, the SPDL has stable operation under mismatch or parameter variatio n.