EVALUATION OF Q(BD) FOR ELECTRONS TUNNELING FROM THE SI SIO2 INTERFACE COMPARED TO ELECTRON-TUNNELING FROM THE POLY-SI/SIO2 INTERFACE/

Citation
Ss. Gong et al., EVALUATION OF Q(BD) FOR ELECTRONS TUNNELING FROM THE SI SIO2 INTERFACE COMPARED TO ELECTRON-TUNNELING FROM THE POLY-SI/SIO2 INTERFACE/, I.E.E.E. transactions on electron devices, 40(7), 1993, pp. 1251-1257
Citations number
14
Categorie Soggetti
Engineering, Eletrical & Electronic","Physics, Applied
ISSN journal
00189383
Volume
40
Issue
7
Year of publication
1993
Pages
1251 - 1257
Database
ISI
SICI code
0018-9383(1993)40:7<1251:EOQFET>2.0.ZU;2-4
Abstract
Electrical time to breakdown (TTB) measurements show the charge to bre akdown (Q(bd)) of gate oxide capacitors fabricated on n-type well (n-w ell) substrates always to be higher than that of capacitors on p-type well (p-well) substrates on the same wafer when both are biased into a ccumulation under normal test conditions. In this paper, we correlate the higher n-well Q(bd) to i) smooth capacitor oxide/substrate interfa ces, and ii) minimized grain boundary cusps at the poly-Si gate/oxide interfaces. We confirm that Fowler-Nordheim tunneling is the dominant current conduction mechanism through the oxide. We correlate higher Q( bd) to higher barrier height for a given substrate type. We observe al so that the slope of the barrier height versus temperature plot is low er for both p-well and n-well cases with electrons tunneling from the silicon substrate. We speculate that this is the result of surface rou ghness at the poly-Si gate/SiO2 interface. This causes higher electric field and lower barrier height and Q(bd) degrades more with temperatu re increases than for electrons tunneling from the Si/SiO2 interface. An improved poly-Si gate deposition and annealing process with clean, smooth oxide/substrate interfaces will improve the p-well breakdown ch aracteristics and higher Q(bd) can be achieved for the p-well capacito rs under normal test conditions.