Authors:
MASSELOS K
MERAKOS P
STOURAITIS T
GOUTIS CE
Citation: K. Masselos et al., TRADE-OFF ANALYSIS OF A LOW-POWER IMAGE-CODING ALGORITHM, Journal of VLSI signal processing systems for signal, image, and video technology, 18(1), 1998, pp. 65-80
Authors:
KARAGIANNI K
CHRONOPOULOS T
TZES A
KOUSSOULAS N
STOURAITIS T
Citation: K. Karagianni et al., EFFICIENT PROCESSOR ARRAYS FOR THE IMPLEMENTATION OF THE GENERALIZED PREDICTIVE-CONTROL ALGORITHM, IEE proceedings. Control theory and applications, 145(1), 1998, pp. 47-54
Authors:
MASSELOS K
MERAKOS P
STOURAITIS T
GOUTIS CE
Citation: K. Masselos et al., A NOVEL ALGORITHM FOR LOW-POWER IMAGE AND VIDEO CODING, IEEE transactions on circuits and systems for video technology, 8(3), 1998, pp. 258-263
Authors:
SOUDRIS DJ
PALIOURAS V
STOURAITIS T
THANAILAKIS A
Citation: Dj. Soudris et al., DESIGN METHODOLOGY FOR THE IMPLEMENTATION OF MULTIDIMENSIONAL CIRCULAR CONVOLUTION, IEE proceedings. Circuits, devices and systems, 144(6), 1997, pp. 323-328
Authors:
SOUDRIS DJ
PALIOURAS V
STOURAITIS T
GOUTIS CE
Citation: Dj. Soudris et al., A VLSI DESIGN METHODOLOGY FOR RNS FULL ADDER-BASED INNER-PRODUCT ARCHITECTURES, IEEE transactions on circuits and systems. 2, Analog and digital signal processing, 44(4), 1997, pp. 315-318
Citation: T. Stouraitis, ANALOG-TO-RESIDUE AND BINARY-TO-RESIDUE CONVERSION SCHEMES, IEE proceedings. Circuits, devices and systems, 141(2), 1994, pp. 135-139
Citation: T. Stouraitis, PERFORMANCE EVALUATION OF BIN ABIN NETWORKS IN BUFFERED UNBUFFERED PACKET-SWITCHED ENVIRONMENTS, IEE proceedings. Computers and digital techniques, 141(1), 1994, pp. 29-34
Citation: A. Skavantzos et T. Stouraitis, POLYNOMIAL RESIDUE COMPLEX SIGNAL-PROCESSING, IEEE transactions on circuits and systems. 2, Analog and digital signal processing, 40(5), 1993, pp. 342-344
Citation: T. Stouraitis et al., FULL ADDER-BASED ARITHMETIC UNITS FOR FINITE INTEGER RINGS, IEEE transactions on circuits and systems. 2, Analog and digital signal processing, 40(11), 1993, pp. 740-745
Citation: T. Stouraitis et C. Chen, HYBRID SIGNED-DIGIT LOGARITHMIC NUMBER SYSTEM PROCESSOR, IEE proceedings. Part E. Computers and digital techniques, 140(4), 1993, pp. 205-210
Citation: T. Stouraitis, BORROW - A FAULT-TOLERANCE SCHEME FOR WAVE-FRONT ARRAY PROCESSORS, I.E.E.E. transactions on computers, 42(10), 1993, pp. 1257-1261