Authors:
AIMOTO Y
KIMURA T
YABE Y
HEIUCHI H
NAKAZAWA Y
MOTOMURA M
KOGA T
FUJITA Y
HAMADA M
TANIGAWA T
NOBUSAWA H
KOYAMA K
Citation: Y. Aimoto et al., DESIGN OF 1024-I OS 3.84 GB/S HIGH-BANDWIDTH 600 MW LOW-POWER 16 MB DRAM MACROS FOR PARALLEL IMAGE-PROCESSING RAM/, IEICE transactions on electronics, E81C(5), 1998, pp. 759-767
Authors:
KIMURA T
NAKAMURA K
AIMOTO Y
MANABE T
YAMASHITA N
FUJITA Y
OKAZAKI S
YAMASHINA M
Citation: T. Kimura et al., DESIGN OF 1.28-GB S HIGH-BANDWIDTH 2-MB SRAM FOR INTEGRATED MEMORY ARRAY PROCESSOR APPLICATIONS/, IEEE journal of solid-state circuits, 30(6), 1995, pp. 637-643
Authors:
SUGIBAYASHI T
NARITAKE I
TAKADA H
INOUE K
YAMAMOTO I
MATANO T
FUJITA M
AIMOTO Y
TAKESHIMA T
UTSUGI S
Citation: T. Sugibayashi et al., A DISTRIBUTIVE SERIAL MULTIBIT PARALLEL TEST SCHEME FOR LARGE-CAPACITY DRAMS, IEICE transactions on electronics, E77C(8), 1994, pp. 1323-1327
Authors:
YAMASHITA N
KIMURA T
FUJITA Y
AIMOTO Y
MANABE T
OKAZAKI S
NAKAMURA K
YAMASHINA M
Citation: N. Yamashita et al., A 3.84-GIPS INTEGRATED MEMORY ARRAY PROCESSOR WITH 64 PROCESSING ELEMENTS AND A 2-MB SRAM, IEEE journal of solid-state circuits, 29(11), 1994, pp. 1336-1343
Authors:
YAMASHITA N
KIMURA T
FUJITA Y
AIMOTO Y
MANABE T
OKAZAKI S
NAKAMURA K
YAMASHINA M
Citation: N. Yamashita et al., A 3.84-GIPS INTEGRATED MEMORY ARRAY PROCESSOR WITH 64 PROCESSING ELEMENTS AND A 2-MB SRAM, IEEE journal of solid-state circuits, 29(11), 1994, pp. 1336-1343
Authors:
SUGIBAYASHI T
TAKESHIMA T
NARITAKE I
MATANO T
TAKADA H
AIMOTO Y
FURUTA K
FUJITA M
SAEKI T
SUGAWARA H
MUROTANI T
KASAI N
SHIBAHARA K
NAKAJIMA K
HADA H
HAMADA T
AIZAKI N
KUNIO T
KAKEHASHI E
MASUMORI K
TANIGAWA T
Citation: T. Sugibayashi et al., A 30-NS 256-MB DRAM WITH A MULTIDIVIDED ARRAY STRUCTURE, IEEE journal of solid-state circuits, 28(11), 1993, pp. 1092-1098