Authors:
Goo, JS
Choi, CH
Danneville, F
Morifuji, E
Momose, HS
Yu, ZP
Iwai, H
Lee, TH
Dutton, RW
Citation: Js. Goo et al., An accurate and efficient high frequency noise simulation technique for deep submicron MOSFETs, IEEE DEVICE, 47(12), 2000, pp. 2410-2419
Authors:
Yoshitomi, T
Oguma, H
Ohguro, T
Morifuji, E
Morimoto, T
Momose, HS
Kimijima, H
Katsumata, Y
Iwai, H
Citation: T. Yoshitomi et al., A high performance 0.15 mu m buried channel pMOSFET with extremely shallowcounter doped channel region using solid phase diffusion, SOL ST ELEC, 43(7), 1999, pp. 1209-1214
Authors:
Yoshitomi, T
Kimijima, H
Ishizuka, S
Miyahara, Y
Ohguro, T
Morifuji, E
Morimoto, T
Momose, HS
Katsumata, Y
Iwai, H
Citation: T. Yoshitomi et al., A study of self-aligned doped channel MOSFET structure for low power and low 1/f noise operation, SOL ST ELEC, 43(7), 1999, pp. 1219-1224
Authors:
Ohguro, T
Naruse, H
Sugaya, H
Morifuji, E
Nakamura, S
Yoshitomi, T
Morimoto, T
Kimijima, H
Momose, HS
Katsumata, Y
Iwai, H
Citation: T. Ohguro et al., An 0.28-mu m CMOS for mixed digital and analog applications with zero-volt-v(th) epitaxial-channel MOSFET's, IEEE DEVICE, 46(7), 1999, pp. 1378-1383