Citation: Ch. Diaz et al., An experimentally validated analytical model for gate line-edge roughness (LER) effects on technology scaling, IEEE ELEC D, 22(6), 2001, pp. 287-289
Citation: Hch. Wang et al., Interface induced uphill diffusion of boron: An effective approach for ultrashallow junction, IEEE ELEC D, 22(2), 2001, pp. 65-67
Authors:
Kleveland, B
Diaz, CH
Vook, D
Madden, L
Lee, TH
Wong, SS
Citation: B. Kleveland et al., Exploiting CMOS reverse interconnect scaling in multigigahertz amplifier and oscillator design, IEEE J SOLI, 36(10), 2001, pp. 1480-1488
Authors:
Liew, BK
Wang, CC
Diaz, CH
Wu, SY
Sun, JYC
Lin, YF
Kuo, DS
Lin, HT
Yen, A
Citation: Bk. Liew et al., Application of technology CAD in process development for high performance logic and system-on-chip in IC foundry, IEICE TR EL, E83C(8), 2000, pp. 1275-1280
Citation: Hch. Wang et al., Hot carrier reliability improvement by utilizing phosphorus transient enhanced diffusion for input/output devices of deep submicron CMOS technology, IEEE ELEC D, 21(12), 2000, pp. 598-600
Authors:
Shih, JR
Lee, JH
Chen, SH
Wu, YH
Diaz, CH
Liew, BK
Hwang, HL
Citation: Jr. Shih et al., The method to optimize gate oxide integrity, hot carrier effect and electro-static discharge without sacrificing the performance in sub-quarter micron dual gate oxide process, JPN J A P 2, 38(11B), 1999, pp. L1287-L1290