Citation: K. Kishine et al., Techniques for widening lock and pull-in ranges and suppressing jitter in clock and data recovery ICs - Duplicated loop control CDR, IEICE TR EL, E84C(4), 2001, pp. 460-469
Authors:
Ishitsuka, F
Iwasaki, N
Hirose, M
Yanagibashi, M
Ichino, H
Ando, Y
Citation: F. Ishitsuka et al., A compact MU-interface, 2,5-Gb/s optical transmitter module with LD-driverIC embedded in L-shaped wiring substrate, IEEE T AD P, 22(3), 1999, pp. 451-459
Authors:
Hirose, M
Kishine, K
Ichino, H
Ishihara, N
Citation: M. Hirose et al., Low-power 2.5-Gb/s Si-bipolar IC chipset for optical receivers and transmitters using low-voltage and adjustment-free circuit techniques, IEICE TR EL, E82C(3), 1999, pp. 511-518
Authors:
Hirose, M
Ishihara, N
Akazawa, Y
Ichino, H
Citation: M. Hirose et al., An ultracompact, 2-cc-size, low-power 2.5-Gb/s optical receiver module incorporating an MU receptacle, J LIGHTW T, 17(11), 1999, pp. 2349-2355
Authors:
Kishine, K
Ishihara, N
Takiguchi, K
Ichino, H
Citation: K. Kishine et al., A 2.5-Gb/s clock and data recovery IC with tunable jitter characteristics for use in LAN'S and WAN's, IEEE J SOLI, 34(6), 1999, pp. 805-812
Authors:
Kawai, K
Koike, K
Takei, Y
Onozawa, A
Obara, H
Ichino, H
Citation: K. Kawai et al., A 557-mW, 2.5-Gbit/s SONET/SDH regenerator-section terminating LSI chip using low-power bipolar-LSI design, IEEE J SOLI, 34(1), 1999, pp. 12-17