Citation: Fs. Verdier et B. Zavidovique, A HIGH-LEVEL SYNTHESIS SYSTEM FOR VLSI IMAGE-PROCESSING APPLICATIONS, VLSI design (Print), 7(4), 1998, pp. 321-336
Citation: Dp. Mehta, CLOTH MEASURE - A SOFTWARE TOOL FOR ESTIMATING THE MEMORY REQUIREMENTS OF CORNER STITCHING DATA-STRUCTURES, VLSI design (Print), 7(4), 1998, pp. 425-436
Citation: V. Acciaro et A. Nayak, CHARACTERIZATION OF CATASTROPHIC FAULTS IN RECONFIGURABLE SYSTOLIC ARRAYS, VLSI design (Yverdon), 7(2), 1998, pp. 143-150
Citation: G. Spiegel et Ap. Stroele, REALISTIC FAULT MODELING AND EXTRACTION OF MULTIPLE BRIDGING AND BREAK FAULTS, VLSI design (Yverdon), 7(2), 1998, pp. 163-176
Citation: D. Karayiannis et S. Tragoudas, CLUSTERING NETWORK MODULES WITH DIFFERENT IMPLEMENTATIONS FOR DELAY MINIMIZATION, VLSI design, 7(1), 1998, pp. 1-13