Citation: M. Kuhlmann et Kk. Parhi, A novel low-power shared division and square-root architecture using the GST algorithm, VLSI DESIGN, 12(3), 2001, pp. 365-376
Citation: Y. Lee et al., Simultaneous switching noise minimization technique using dual layer powerline mutual inductors, VLSI DESIGN, 12(3), 2001, pp. 449-455
Authors:
Danckaert, K
Kulkarni, C
Catthoor, F
De Man, H
Tiwari, V
Citation: K. Danckaert et al., A systematic approach to reduce the system bus load and power in multimedia algorithms, VLSI DESIGN, 12(2), 2001, pp. 101-111
Authors:
Esakkimuthu, G
Kim, HS
Kandemir, M
Vijaykrishnan, N
Irwin, MJ
Citation: G. Esakkimuthu et al., Investigating memory system energy behavior using software and hardware optimizations, VLSI DESIGN, 12(2), 2001, pp. 151-165
Authors:
Oelmann, B
Tammemae, K
Kruus, M
O'Nils, M
Citation: B. Oelmann et al., Automatic FSM synthesis for low-power mixed synchronous/asynchronous implementation, VLSI DESIGN, 12(2), 2001, pp. 167-186
Citation: Ly. Chiou et al., Signal strength based switching activity modeling and estimation for DSP applications, VLSI DESIGN, 12(2), 2001, pp. 233-243